Invention Grant
- Patent Title: Clock buffering to reduce memory hold time
-
Application No.: US16269428Application Date: 2019-02-06
-
Publication No.: US10901454B2Publication Date: 2021-01-26
- Inventor: Shiba Narayan Mohanty , Rakesh Kumar Sinha
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Haynes and Boone, LLP
- Main IPC: G11C8/00
- IPC: G11C8/00 ; G06F1/10 ; G06F3/06 ; H03K3/012 ; H03K3/3562

Abstract:
A memory is provided with a logic gate that processes a first version and a second version of a memory clock signal to assert a clock signal for the clocking of latches in a second array of columns for the memory. The first version clocks the latches in a first array of columns for the memory. But the second version does not clock any latches in the first array of columns.
Public/Granted literature
- US20200249716A1 CLOCK BUFFERING TO REDUCE MEMORY HOLD TIME Public/Granted day:2020-08-06
Information query