Invention Grant
- Patent Title: Signal reduction in a microcontroller architecture for non-volatile memory
-
Application No.: US16003515Application Date: 2018-06-08
-
Publication No.: US10908817B2Publication Date: 2021-02-02
- Inventor: Tai-Yuan Tseng , Hiroyuki Mizukoshi , Chi-Lin Hsu , Yan Li
- Applicant: SANDISK TECHNOLOGIES LLC
- Applicant Address: US TX Addison
- Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee Address: US TX Addison
- Agency: Vierra Magen Marcus LLP
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G11C16/10 ; G11C16/34 ; G11C16/26 ; G11C11/56 ; G11C5/06 ; G11C16/08 ; G11C8/12 ; G11C7/10 ; G11C8/08 ; G11C16/04

Abstract:
An apparatus includes a first processor that generates first control signals to control a first circuit to perform memory operations on memory cells. A first number of first physical signal lines delivers the first control signals to a conversion circuit. A second number of second physical signal lines delivers converted control signals to the first circuit. The conversion circuit is coupled by the first number of first physical signal lines to the first processor and by the second number of second physical signal lines to the first circuit. The conversion circuit converts the first control signals to the converted control signals, and outputs the converted control signals to the first circuit. The first number of first physical signal lines is less than the second number of second physical signal lines to reduce the first number of first physical signal lines coupled between the first processor and the first circuit.
Public/Granted literature
- US20190179532A1 SIGNAL REDUCTION IN A MICROCONTROLLER ARCHITECTURE FOR NON-VOLATILE MEMORY Public/Granted day:2019-06-13
Information query