Invention Grant
- Patent Title: Instruction for determining histograms
-
Application No.: US16174035Application Date: 2018-10-29
-
Publication No.: US10908907B2Publication Date: 2021-02-02
- Inventor: Shih Shigjong Kuo
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Nicholson De Vos Webster & Elliott LLP
- Main IPC: G06F9/30
- IPC: G06F9/30

Abstract:
A processor is described having a functional unit of an instruction execution pipeline. The functional unit has comparison bank circuitry and adder circuitry. The comparison bank circuitry is to compare one or more elements of a first input vector against an element of a second input vector. The adder circuitry is coupled to the comparison bank circuitry to add the number of elements of the second input vector that match a value of the first input vector on an element by element basis of the first input vector.
Public/Granted literature
- US20190095210A1 INSTRUCTION FOR DETERMINING HISTOGRAMS Public/Granted day:2019-03-28
Information query