Invention Grant
- Patent Title: Method and apparatus for providing UFS terminated and unterminated pulse width modulation support using dual channels
-
Application No.: US16403326Application Date: 2019-05-03
-
Publication No.: US10914784B2Publication Date: 2021-02-09
- Inventor: Andrew Chan , Edmundo De La Puente , Preet Paul Singh , Sivanarayana Pandian Rajadurai
- Applicant: Advantest Corporation
- Applicant Address: JP Tokyo
- Assignee: Advantest Corporation
- Current Assignee: Advantest Corporation
- Current Assignee Address: JP Tokyo
- Main IPC: G01R31/317
- IPC: G01R31/317 ; G01R31/3177 ; G01R31/28

Abstract:
An automated test equipment (ATE) system comprises a system controller, wherein the system controller is communicatively coupled to a tester processor and an FPGA. The FPGA is communicatively coupled to the tester processor, wherein the FPGA is configured to internally generate commands and data transparently from the tester processor for testing a DUT. Further, the system comprises a demultiplexer positioned between the DUT and the FPGA, wherein, responsive to a determination that the DUT is operating in a high speed mode, the demultiplexer is configured to channel data traffic from the DUT to a Serializer/Deserializer (SerDes) receiver on the FPGA, and further wherein, responsive to a determination that the DUT is operating in a low speed mode, the demultiplexer is configured to channel data traffic from the DUT to input buffers on the FPGA with switchable on/off input terminations.
Public/Granted literature
Information query