Invention Grant
- Patent Title: High-voltage shifter with degradation compensation
-
Application No.: US16259610Application Date: 2019-01-28
-
Publication No.: US10957402B2Publication Date: 2021-03-23
- Inventor: Shigekazu Yamada
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G11C16/30
- IPC: G11C16/30 ; G11C16/08 ; G11C16/16 ; G11C16/24 ; G11C5/14 ; G11C16/34 ; G11C5/06 ; G11C16/26

Abstract:
Discussed herein are systems and methods for compensating degradation of a transistor in a high-voltage (HV) shifter configured to transfer an input voltage to an access line, such as a global wordline. An embodiment of a memory device comprises a group of memory cells, and a HV shifter circuit including a signal transfer circuit and a compensator circuit. The signal transfer circuit includes a P-channel transistor to transfer a high-voltage input to an access line. The compensator circuit can provide a control signal to the signal transfer circuit by coupling a support voltage higher than a supply voltage (Vcc) to the signal transfer circuit for a specified time period to compensate for degradation of the P-channel transistor. The transferred high voltage is used to charge the access line to selectively read, program, or erase memory cells.
Public/Granted literature
- US20200243145A1 HIGH-VOLTAGE SHIFTER WITH DEGRADATION COMPENSATION Public/Granted day:2020-07-30
Information query