Invention Grant
- Patent Title: Calculating and extracting Joule-heating and self-heat induced temperature on wire segments for chip reliability
-
Application No.: US16750966Application Date: 2020-01-23
-
Publication No.: US10970437B2Publication Date: 2021-04-06
- Inventor: Hsiming Pan , Zhigang Feng , Norman Chang
- Applicant: ANSYS, Inc.
- Applicant Address: US PA Canonsburg
- Assignee: ANSYS, Inc.
- Current Assignee: ANSYS, Inc.
- Current Assignee Address: US PA Canonsburg
- Agent Wen-Jeng Vincent Lue
- Main IPC: G06F30/23
- IPC: G06F30/23 ; G06F111/10 ; G06F119/06 ; G06F119/08 ; G06F119/10 ; G06F119/18

Abstract:
Data is received that characterizes a chip in the package system (CPS) having a plurality of wires and vias. Thereafter, using the received data, a chip power calculation is performed. The chip power calculated is used to generate a thermal-aware power map. Further, package and system level thermal analysis is performed using the power map to generate a tile-based CPS thermal profile. A plurality of chip finite element sub-models are then generated that each correspond to a different tile. A thermal field solution is solved for each sub-model so that, for each wire, wire temperature rises are extracted from the corresponding the chip sub-model analysis and combined with temperature values from the CPS thermal profile. This extracting and combining is then used to generate a back-annotation file covering each metal wire and via in the CPS.
Public/Granted literature
Information query