Invention Grant
- Patent Title: Three dimensional vertically structured electronic devices
-
Application No.: US15398652Application Date: 2017-01-04
-
Publication No.: US11024734B2Publication Date: 2021-06-01
- Inventor: Adam Conway , Sara Elizabeth Harrison , Rebecca J. Nikolic , Qinghui Shao , Lars Voss
- Applicant: Lawrence Livermore National Security, LLC
- Applicant Address: US CA Livermore
- Assignee: Lawrence Livermore National Security, LLC
- Current Assignee: Lawrence Livermore National Security, LLC
- Current Assignee Address: US CA Livermore
- Agency: Zilka-Kotab, P.C.
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L29/778 ; H01L29/20 ; H01L29/205 ; H01L29/808 ; H01L29/66 ; H01L29/06

Abstract:
In one embodiment, a method of forming a vertical transistor includes forming a layer comprising a semiconductor material above a substrate, defining three dimensional (3D) structures in the layer, forming a second region in at least one vertical sidewall of each 3D structure, and forming an isolation region between the 3D structures. In another embodiment, an apparatus includes at least one vertical transistor, where the at least one vertical transistor includes: a substrate comprising a semiconductor material, an array of 3D structures above the substrate, and an isolation region positioned between the 3D structures. Each 3D structure includes the semiconductor material. Each 3D structure also includes a first region having a first conductivity type and a second region having a second conductivity type, the second region including a portion of at least one vertical sidewall of the 3D structure.
Public/Granted literature
- US20170222047A1 THREE DIMENSIONAL VERTICALLY STRUCTURED ELECTRONIC DEVICES Public/Granted day:2017-08-03
Information query
IPC分类: