Invention Grant
- Patent Title: Peripheral circuitry under array memory device and method of fabricating thereof
-
Application No.: US16457223Application Date: 2019-06-28
-
Publication No.: US11037952B2Publication Date: 2021-06-15
- Inventor: Sheng-Chih Lai , Chung-Te Lin
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L27/11573
- IPC: H01L27/11573 ; H01L21/768 ; H01L27/11582 ; H01L21/311 ; H01L21/28 ; H01L29/51 ; H01L23/532 ; H01L23/522 ; H01L23/528

Abstract:
A semiconductor device and method of forming thereof that includes a transistor of a peripheral circuit on a substrate. A first interconnect structure such as a first access line is formed over the transistor. A via extends above the first access line. A plurality of memory cell structures is formed over the interconnect structure and the via. A second interconnect structure, such as a second access line, is formed over the memory cell structure. The first access line is coupled to a first memory cell of the plurality of memory cell structures and second access line is coupled to a second memory cell of the plurality of memory cell structures.
Information query
IPC分类: