Invention Grant
- Patent Title: Dynamically programmable memory test traffic router
-
Application No.: US15940499Application Date: 2018-03-29
-
Publication No.: US11042315B2Publication Date: 2021-06-22
- Inventor: Lakshminarayana Pappu , Christopher E. Cox , Navneet Dour , Asaf Rubinstein , Israel Diamand
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G06F12/0888 ; G06F13/16 ; G06F13/42

Abstract:
In a computer system, a multilevel memory includes a near memory device and a far memory device, which are byte addressable. The multilevel memory includes a controller that receives a data request including original tag information. The controller includes routing hardware to selectively provide alternate tag information for the data request to cause a cache hit or a cache miss to selectively direct the request to the near memory device or to the far memory device, respectively. The controller can include selection circuitry to select between the original tag information and the alternate tag information to control where the data request is sent.
Public/Granted literature
- US20190042131A1 DYNAMICALLY PROGRAMMABLE MEMORY TEST TRAFFIC ROUTER Public/Granted day:2019-02-07
Information query