Invention Grant
- Patent Title: Self-aligned gate edge trigate and finFET devices
-
Application No.: US16098084Application Date: 2016-07-01
-
Publication No.: US11043492B2Publication Date: 2021-06-22
- Inventor: Szuya S. Liao , Biswajeet Guha , Tahir Ghani , Christopher N. Kenyon , Leonard P. Guler
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- International Application: PCT/US2016/040804 WO 20160701
- International Announcement: WO2018/004680 WO 20180104
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L21/8238 ; H01L29/78 ; H01L29/66 ; H01L21/768 ; H01L23/535

Abstract:
Self-aligned gate edge trigate and finFET devices and methods of fabricating self-aligned gate edge trigate and finFET devices are described. In an example, a semiconductor structure includes a plurality of semiconductor fins disposed above a substrate and protruding through an uppermost surface of a trench isolation region. A gate structure is disposed over the plurality of semiconductor fins. The gate structure defines a channel region in each of the plurality of semiconductor fins. Source and drain regions are on opposing ends of the channel regions of each of the plurality of semiconductor fins, at opposing sides of the gate structure. The semiconductor structure also includes a plurality of gate edge isolation structures. Individual ones of the plurality of gate edge isolation structures alternate with individual ones of the plurality of semiconductor fins.
Public/Granted literature
- US20190139957A1 SELF-ALIGNED GATE EDGE TRIGATE AND FINFET DEVICES Public/Granted day:2019-05-09
Information query
IPC分类: