Invention Grant
- Patent Title: Structure and method for equal substrate to channel height between N and P fin-FETs
-
Application No.: US16460018Application Date: 2019-07-02
-
Publication No.: US11043494B2Publication Date: 2021-06-22
- Inventor: Lawrence A. Clevenger , Leigh Anne H. Clevenger , Mona A. Ebrish , Gauri Karve , Fee Li Lie , Deepika Priyadarshini , Indira Priyavarshini Seshadri , Nicole A. Saulnier
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Fleit Intellectual Property Law
- Agent Donna Flores
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L21/8238 ; H01L29/66 ; H01L29/06 ; H01L29/161 ; H01L29/78 ; H01L21/308 ; H01L21/762 ; H01L29/10

Abstract:
A method for fabricating fin field effect transistors comprises creating a pattern of self-aligned small cavities for P-type material growth using at least two hard mask layers, generating a pre-defined isolation area around each small cavity using a vertical spacer, selectively removing N-type material from the self-aligned small cavities, and growing P-type material in the small cavities. The P-type material may be silicon germanium (SiGe) and the N-type material may be tensile Silicon (t-Si). The pattern of self-aligned small cavities for P-type material growth is created by depositing two hard mask materials over a starting substrate wafer, selectively depositing photo resist over a plurality N-type areas, reactive ion etching to remove the second hard mask layer material over areas not covered by photo resist to create gaps in second hard mask layer, and removing the photo resist to expose the second hard mask material in the N-type areas.
Public/Granted literature
- US20190326289A1 STRUCTURE AND METHOD FOR EQUAL SUBSTRATE TO CHANNEL HEIGHT BETWEEN N AND P FIN-FETS Public/Granted day:2019-10-24
Information query
IPC分类: