Invention Grant
- Patent Title: Forming bottom source and drain extension on vertical transport FET (VTFET)
-
Application No.: US16733832Application Date: 2020-01-03
-
Publication No.: US11063147B2Publication Date: 2021-07-13
- Inventor: Shogo Mochizuki , Kangguo Cheng , Juntao Li , Choonghyun Lee
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Erik Johnson
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L21/225 ; H01L21/324 ; H01L29/66 ; H01L29/49 ; H01L29/08 ; H01L21/768 ; H01L29/786 ; H01L29/167 ; H01L21/02 ; H01L21/28 ; H01L29/161

Abstract:
Techniques for forming bottom source and drain extensions in VTFET devices are provided. In one aspect, a method of forming a VTFET device includes: patterning fins in a wafer; forming a liner at a base of the fins having a higher diffusivity for dopants than the fins; forming sidewall spacers alongside an upper portion of the fins; forming bottom source/drains on the liner at the base of the fins including the dopants; annealing the wafer to diffuse the dopants from the bottom source/drains, through the liner, into the base of the fins to form bottom extensions; removing the sidewall spacers; forming bottom spacers on the bottom source/drains; forming gate stacks alongside the fins above the bottom spacers; forming top spacers above the gate stacks; and forming top source/drains above the top spacers at tops of the fins. A VTFET device is also provided.
Information query
IPC分类: