Invention Grant
- Patent Title: Methods of forming integrated assemblies include stacked memory decks
-
Application No.: US16700877Application Date: 2019-12-02
-
Publication No.: US11107831B2Publication Date: 2021-08-31
- Inventor: John D. Hopkins , Justin B. Dorhout , Nirup Bandaru , Damir Fazil , Nancy M. Lomeli , Jivaan Kishore Jhothiraman , Purnima Narayanan
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John P.S.
- Main IPC: H01L21/8229
- IPC: H01L21/8229 ; H01L27/11582 ; H01L27/11524 ; H01L27/1157 ; H01L27/11556 ; H01L27/11565 ; H01L27/11519

Abstract:
Some embodiments include an integrated assembly having a first deck which has first memory cells, and having a second deck which has second memory cells. The first memory cells have first control gate regions which include a first conductive material vertically between horizontally-extending bars of a second conductive material. The second memory cells have second control gate regions which include a fourth conductive material along an outer surface of a third conductive material. A pillar passes through the first and second decks. The pillar includes a dielectric-barrier material laterally surrounding a channel material. The first and fourth materials are directly against the dielectric-barrier material. Some embodiments include methods of forming integrated assemblies.
Public/Granted literature
- US20210167081A1 Integrated Assemblies Which Include Stacked Memory Decks, and Methods of Forming Integrated Assemblies Public/Granted day:2021-06-03
Information query
IPC分类: