Invention Grant
- Patent Title: Dsp cancellation of track-and-hold induced ISI in ADC-based serial links
-
Application No.: US17011595Application Date: 2020-09-03
-
Publication No.: US11133963B1Publication Date: 2021-09-28
- Inventor: Kevin Zheng , Ronan Casey
- Applicant: Xilinx, Inc.
- Applicant Address: US CA San Jose
- Assignee: Xilinx, Inc.
- Current Assignee: Xilinx, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Craige Thompson, Thompson Patent Law
- Main IPC: H04L25/03
- IPC: H04L25/03 ; H03M1/12 ; H04B1/12

Abstract:
Apparatus and associated methods relate to targeted digital correction of a predetermined component of inter-symbol interference (ISI) associated with two or more ranks of cascaded track-and-hold (T/H) front-end circuits of a Time-Interleaved analog-to-digital converter (TI-ADC). In an illustrative example, for two T/H circuit ranks of size N and M, the predetermined component to be compensated may be located at (N×M)th unit interval (UI). A feed forward equalizer (FFE) and/or a decision feedback equalizer (DFE) in a digital signal processing system (DSP) may be then configured to have extra taps and corresponding expanded equalization ranges to mitigate the ISI. Thus, a deterministic ISI component at the N×Mth UI may be digitally corrected by providing equalization with N×M taps at low cost to facilitate scaling to higher bit rates.
Information query