- Patent Title: Duty cycle corrector and converter for differential clock signals
-
Application No.: US17149652Application Date: 2021-01-14
-
Publication No.: US11159152B1Publication Date: 2021-10-26
- Inventor: Chandrashekhar Reddy Ayya , Srishti Garg
- Applicant: SYNAPTICS INCORPORATED
- Applicant Address: US CA San Jose
- Assignee: SYNAPTICS INCORPORATED
- Current Assignee: SYNAPTICS INCORPORATED
- Current Assignee Address: US CA San Jose
- Agency: Haynes and Boone, LLP
- Priority: IN202041050960 20201123
- Main IPC: H03K5/156
- IPC: H03K5/156 ; H03K5/06 ; H03K3/023 ; H03K3/017

Abstract:
Various techniques are provided to correct the duty cycles and convert differential clock signals in synchronized systems. In one example, a method includes receiving an input differential clock signal having a distorted duty cycle. The method also includes adjusting the input differential clock signal to provide an output differential clock signal with a corrected duty cycle. The adjusting is performed in response to signals provided by a differential amplifier and a common mode amplifier of an analog feedback circuit receiving the output differential clock signal. Additional methods and systems are also provided.
Information query