Invention Grant
- Patent Title: Semiconductor constructions
-
Application No.: US16057746Application Date: 2018-08-07
-
Publication No.: US11205657B2Publication Date: 2021-12-21
- Inventor: D. V. Nirmal Ramaswamy , Gurtej S. Sandhu
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John P.S.
- Main IPC: H01L27/11582
- IPC: H01L27/11582 ; H01L21/8239 ; H01L27/11556 ; H01L29/66 ; H01L29/788 ; H01L29/792 ; H01L27/07 ; H01L27/11575 ; H01L27/11551 ; H01L27/11578 ; H01L27/1157 ; H01L29/423 ; H01L27/11524 ; H01L27/11565 ; H01L27/11573 ; H01L29/51 ; G11C16/04 ; H01L27/11548

Abstract:
Some embodiments include methods of forming semiconductor constructions. Alternating layers of n-type doped material and p-type doped material may be formed. The alternating layers may be patterned into a plurality of vertical columns that are spaced from one another by openings. The openings may be lined with tunnel dielectric, charge-storage material and blocking dielectric. Alternating layers of insulative material and conductive control gate material may be formed within the lined openings. Some embodiments include methods of forming NAND unit cells. Columns of alternating n-type material and p-type material may be formed. The columns may be lined with a layer of tunnel dielectric, a layer of charge-storage material, and a layer of blocking dielectric. Alternating layers of insulative material and conductive control gate material may be formed between the lined columns. Some embodiments include semiconductor constructions, and some embodiments include NAND unit cells.
Public/Granted literature
- US20180374870A1 Semiconductor Constructions Public/Granted day:2018-12-27
Information query
IPC分类: