Invention Grant
- Patent Title: Reference voltage management
-
Application No.: US16877161Application Date: 2020-05-18
-
Publication No.: US11217293B2Publication Date: 2022-01-04
- Inventor: Efrem Bolandrina , Ferdinando Bedeschi
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Holland & Hart LLP
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C11/22

Abstract:
Techniques are described for maintaining a stable voltage difference in a memory device, for example, during a critical operation (e.g., a sense operation). The voltage difference to be maintained may be a read voltage across a memory cell or a difference associated with a reference voltage, among other examples. A component (e.g., a local capacitor) may be coupled, before the operation, with a node biased to a first voltage (e.g., a global reference voltage) to sample a voltage difference between the first voltage and a second voltage while the circuitry is relatively quiet (e.g., not noisy). The component may be decoupled from the node before the operation such that a node of the component (e.g., a capacitor) may be allowed to float during the operation. The voltage difference across the component may remain stable during variations in the second voltage and may provide a stable voltage difference during the operation.
Public/Granted literature
- US20200327919A1 REFERENCE VOLTAGE MANAGEMENT Public/Granted day:2020-10-15
Information query