Invention Grant
- Patent Title: Error compensation correction system and method for analog-to-digital converter with time interleaving structure
-
Application No.: US17257011Application Date: 2018-07-25
-
Publication No.: US11239852B2Publication Date: 2022-02-01
- Inventor: Jie Pu , Gangyi Hu , Jian'an Wang , Guangbing Chen , Liang Li , Ting Li , Daiguo Xu , Xingfa Huang , Xi Chen , Tiehu Li , Youhua Wang
- Applicant: NO.24 RESEARCH INSTITUTE OF CHINA ELECTRONICS TECHNOLOGY GROUP CORPORATION
- Applicant Address: CN Chongqing
- Assignee: NO.24 RESEARCH INSTITUTE OF CHINA ELECTRONICS TECHNOLOGY GROUP CORPORATION
- Current Assignee: NO.24 RESEARCH INSTITUTE OF CHINA ELECTRONICS TECHNOLOGY GROUP CORPORATION
- Current Assignee Address: CN Chongqing
- Priority: CN201810803457.4 20180720
- International Application: PCT/CN2018/096975 WO 20180725
- International Announcement: WO2020/014998 WO 20200123
- Main IPC: H03M1/06
- IPC: H03M1/06 ; H03M1/10 ; H03M1/12 ; H03M1/08

Abstract:
The present disclosure provides an error compensation correction system and method for an analog-to-digital converter with a time interleaving structure, the system includes an analog-to-digital converter with a time interleaving structure, a master clock module, a packet clock module, an error correction module, an adaptive processing module and an overall MUX circuit. Through the error compensation correction system and method for the analog-to-digital converter with a time interleaving structure according to the present disclosure, lower correction hardware implementation complexity and higher stability are ensured. The system and method according to the present disclosure are particularly suitable for interchannel mismatch error correction of dense channel time interleaving ADC, and the performance of the time interleaving ADC is improved.
Public/Granted literature
Information query