- Patent Title: Compound instruction set architecture for a neural inference chip
-
Application No.: US16202871Application Date: 2018-11-28
-
Publication No.: US11263011B2Publication Date: 2022-03-01
- Inventor: Andrew S. Cassidy , Rathinakumar Appuswamy , John V. Arthur , Pallab Datta , Michael V. Debole , Steven K. Esser , Myron D. Flickner , Dharmendra S. Modha , Hartmut Penner , Jun Sawada , Brian Taba
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Foley Hoag, LLP
- Agent Erik A. Huestis; Stephen J. Kenny
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06N3/02 ; G06F9/32

Abstract:
A device for controlling neural inference processor cores is provided, including a compound instruction set architecture. The device comprises an instruction memory, which comprises a plurality of instructions for controlling a neural inference processor core. Each of the plurality of instructions comprises a control operation. The device further comprises a program counter. The device further comprises at least one loop counter register. The device is adapted to execute the plurality of instructions. Executing the plurality of instructions comprises: reading an instruction from the instruction memory based on a value of the program counter; updating the at least one loop counter register according to the control operation of the instruction; and updating the program counter according to the control operation of the instruction and a value of the at least one loop counter register.
Public/Granted literature
- US20200167158A1 COMPOUND INSTRUCTION SET ARCHITECTURE FOR A NEURAL INFERENCE CHIP Public/Granted day:2020-05-28
Information query