Invention Grant
- Patent Title: Monolithic integration of enhancement mode and depletion mode field effect transistors
-
Application No.: US16996162Application Date: 2020-08-18
-
Publication No.: US11264379B2Publication Date: 2022-03-01
- Inventor: Chia-Ming Chang , Jung-Tao Chung , Yan-Cheng Lin , Lung-Yi Tseng
- Applicant: WIN SEMICONDUCTORS CORP.
- Applicant Address: TW Tao Yuan
- Assignee: WIN SEMICONDUCTORS CORP.
- Current Assignee: WIN SEMICONDUCTORS CORP.
- Current Assignee Address: TW Tao Yuan
- Agency: Muncy, Geissler, Olds & Lowe, P.C.
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L21/76 ; H01L21/8234 ; H01L27/06 ; H01L27/095

Abstract:
A monolithic integration of enhancement mode (E-mode) and depletion mode (D-mode) field effect transistors (FETs) comprises a compound semiconductor substrate overlaid by an epitaxial structure overlaid by source and drain electrodes. The epitaxial structure includes from bottom to top sequentially a buffer layer, a channel layer, a Schottky barrier layer, a first etch stop layer, and a first cap layer. The respective first gate metal layers of the D-mode and E-mode FET are in contact with the first etch stop layer. The D-mode and E-mode gate-sinking regions are beneath the respective first gate metal layers of the D-mode and E-mode gate electrode at least within the first etch stop layer. The first gate metal layer material of the D-mode is the same as that of the E-mode, where the first gate metal layer thickness of the E-mode is greater than that of the D-mode.
Public/Granted literature
- US20200381425A1 MONOLITHIC INTEGRATION OF ENHANCEMENT MODE AND DEPLETION MODE FIELD EFFECT TRANSISTORS Public/Granted day:2020-12-03
Information query
IPC分类: