Invention Grant
- Patent Title: Read clock generation circuit and data processing circuit including the same
-
Application No.: US16694385Application Date: 2019-11-25
-
Publication No.: US11275402B2Publication Date: 2022-03-15
- Inventor: Minsoon Hwang
- Applicant: SK hynix Inc.
- Applicant Address: KR Gyeonggi-do
- Assignee: SK hynix Inc.
- Current Assignee: SK hynix Inc.
- Current Assignee Address: KR Gyeonggi-do
- Agency: IP & T Group LLP
- Priority: KR10-2019-0067809 20190610
- Main IPC: G06F1/12
- IPC: G06F1/12 ; G06F1/08 ; H03K23/50 ; G11C7/10 ; G11C7/22 ; G06F1/06 ; G06F5/06 ; G06F1/04 ; G06F13/16 ; G06F13/42

Abstract:
A read clock generation circuit may include a multiplexer selecting one of divided clock signals in response to a selection signal and outputting the selected divided clock signal as a preliminary read clock signal, a detection circuit generating a detection signal for indicating detection timing of a divided clock signal having the fastest second edge after the first edge of a write clock signal, among the divided clock signals, based on a result of a comparison between the phases of the divided clock signals and the phase of the write clock signal, a counter generating the selection signal by counting the detection signal in response to the write clock signal, and a correction circuit outputting, as a read clock signal, a signal from which pulses corresponding to an invalid section have been removed, among the pulses of the preliminary read clock signal, in response to the detection signal.
Information query