Invention Grant
- Patent Title: Parallel path delay line
-
Application No.: US16395082Application Date: 2019-04-25
-
Publication No.: US11283436B2Publication Date: 2022-03-22
- Inventor: Jan Paul Anthonie van der Wagt , Denis Zelenin
- Applicant: Teradyne, Inc.
- Applicant Address: US MA North Reading
- Assignee: Teradyne, Inc.
- Current Assignee: Teradyne, Inc.
- Current Assignee Address: US MA North Reading
- Agency: Wolf, Greenfield & Sacks, P.C.
- Main IPC: H03K5/15
- IPC: H03K5/15 ; G01R35/00 ; G01R31/28 ; H03K5/00 ; H03K19/21

Abstract:
Circuitry and methods of operating the same to delay a signal by a precise and variable amount. One embodiment is directed to a high speed delay line used in automated test equipment. The inventors have recognized and appreciated that an input signal having high data rate may be split into parallel split signals having lower data rates that are delayed in respective parallel delay paths before being combined to generate a delayed signal. One advantage of delaying a signal in such a fashion is to provide high delay line timing accuracy at high data speeds, while using a compact circuit design using circuitry components of lower bandwidth with reduced power consumption, for example by using complementary metal-oxide-semiconductor (CMOS). A further advantage is that a high speed delay line may be constructed from multiple lower data rate parallel delay lines that are modular, simplifying circuit design.
Public/Granted literature
- US20200343882A1 PARALLEL PATH DELAY LINE Public/Granted day:2020-10-29
Information query
IPC分类: