Invention Grant
- Patent Title: Forming a backside ground or power plane in a stacked vertical transport field effect transistor
-
Application No.: US16293166Application Date: 2019-03-05
-
Publication No.: US11295985B2Publication Date: 2022-04-05
- Inventor: Chen Zhang , Tenko Yamashita , Kangguo Cheng , Lawrence A. Clevenger
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Amin, Turocy & Watson, LLP
- Main IPC: H01L21/336
- IPC: H01L21/336 ; H01L21/8234 ; H01L29/66 ; H01L29/78

Abstract:
Techniques facilitating forming a backside ground or power plane in stacked vertical transport field effect transistor are provided. A semiconductor structure can include a first field effect transistor (FET). The semiconductor structure can also include a second FET. The first FET can be vertically stacked on a first surface of the second FET. The second FET can be electrically coupled to a conductive plane on a second surface of the second FET, the second surface being opposite to the first surface.
Public/Granted literature
- US20200286793A1 FORMING A BACKSIDE GROUND OR POWER PLANE IN A STACKED VERTICAL TRANSPORT FIELD EFFECT TRANSISTOR Public/Granted day:2020-09-10
Information query
IPC分类: