Invention Grant
- Patent Title: Minimizing artifacts resulting from clock switching of sampled data converters
-
Application No.: US17308741Application Date: 2021-05-05
-
Publication No.: US11316523B1Publication Date: 2022-04-26
- Inventor: Saurabh Singh , Jaimin Mehta , Sriram Balasubramanian , Anindya Bhattacharya
- Applicant: Cirrus Logic International Semiconductor Ltd.
- Applicant Address: GB Edinburgh
- Assignee: Cirrus Logic International Semiconductor Ltd.
- Current Assignee: Cirrus Logic International Semiconductor Ltd.
- Current Assignee Address: GB Edinburgh
- Agency: Jackson Walker L.L.P.
- Main IPC: H03L7/099
- IPC: H03L7/099 ; G06F1/12 ; H03L7/093

Abstract:
A system may include a digitally-controlled oscillator configured to generate an output clock signal based on a control signal received at an input of the digitally-controlled oscillator and a control circuit configured to calculate an error signal between the output clock signal and an external reference clock signal, filter the error signal to generate a correction signal, generate the control signal based on the correction signal, and switch between a first mode of operation and a second mode of operation without artifacts on the correction signal during switching between the first mode and the second mode.
Information query