Invention Grant
- Patent Title: Standard cell layout for better routability
-
Application No.: US16205292Application Date: 2018-11-30
-
Publication No.: US11322443B2Publication Date: 2022-05-03
- Inventor: Tigran Zohrabyan , YangJae Shin , Konstantin Bregman , Rolando A. Villanueva , Yunle Sun
- Applicant: Taiwan Semiconductor Manufacturing Company Limited
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee Address: TW Hsinchu
- Agency: Jones Day
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/535 ; H01L27/118 ; G06F30/394 ; H01L21/48 ; H01L21/768 ; H01L23/498 ; H01L27/02

Abstract:
A method of fabricating an integrated circuit is disclosed. The method comprises defining a multi-layer semiconductor device structure on a substrate using standard cells, defining an input port on the M0OD or PO layer of the semiconductor device structure and an output port on the M0OD layer, and defining a metal-1 layer over the M0OD and PO layers, the metal-1 layer having a first set of conduction paths and a second set of conduction paths. The method further comprises defining a metal-2 layer over the metal-1 layer and configuring the first set of metal-1 conduction paths and the metal-2 conduction paths to interconnect circuit components in different cells, wherein inter cell connections in the semiconductor device structure are made using the first set of metal-1 conduction paths or a combination of the first set of metal-1 and the metal-2 conduction paths.
Public/Granted literature
- US20190103356A1 Standard Cell Layout for Better Routability Public/Granted day:2019-04-04
Information query
IPC分类: