Invention Grant
- Patent Title: Transistor cells including a deep via lined wit h a dielectric material
-
Application No.: US16082263Application Date: 2016-04-01
-
Publication No.: US11328951B2Publication Date: 2022-05-10
- Inventor: Patrick Morrow , Mauro J. Kobrinsky , Rishabh Mehandru
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Essential Patents Group, LLP
- International Application: PCT/US2016/025593 WO 20160401
- International Announcement: WO2017/171842 WO 20171005
- Main IPC: H01L21/78
- IPC: H01L21/78 ; H01L21/768 ; H01L29/78 ; H01L27/088 ; H01L21/8234 ; H01L23/535 ; H01L29/66

Abstract:
A transistor cell including a deep via that is at least partially lined with a dielectric material. The deep via may extend down to a substrate over which the transistor is disposed. The deep via may be directly connected to a terminal of the transistor, such as the source or drain, to interconnect the transistor with an interconnect metallization level disposed in the substrate under the transistor, or on at opposite side of the substrate as the transistor. Parasitic capacitance associated with the close proximity of the deep via metallization to one or more terminals of the transistor may be reduced by lining at least a portion of the deep via sidewall with dielectric material, partially necking the deep via metallization in a region adjacent to the transistor.
Public/Granted literature
- US20190067091A1 TRANSISTOR CELLS INCLUDING A DEEP VIA LINED WITH A DIELECTRIC MATERIAL Public/Granted day:2019-02-28
Information query
IPC分类: