Invention Grant
- Patent Title: Multi-negative differential transconductance device and method of producing the same
-
Application No.: US17071170Application Date: 2020-10-15
-
Publication No.: US11329169B2Publication Date: 2022-05-10
- Inventor: Jin-Hong Park , Jae-Woong Choi , Kwan-Ho Kim , Maksim Andreev
- Applicant: Research & Business Foundation Sungkyunkwan University
- Applicant Address: KR Suwon-si
- Assignee: Research & Business Foundation Sungkyunkwan University
- Current Assignee: Research & Business Foundation Sungkyunkwan University
- Current Assignee Address: KR Suwon-si
- Agency: NSIP Law
- Priority: KR10-2019-0127835 20191015
- Main IPC: H01L29/786
- IPC: H01L29/786 ; H01L51/05 ; H01L29/49 ; H01L29/267 ; H01L29/51 ; H01L29/423 ; H01L29/66 ; H01L29/739 ; H01L29/24 ; H01L29/45

Abstract:
A multi-negative differential transconductance device includes a substrate conductive portion; a gate insulating layer formed by being laminated on the substrate conductive portion; a first semiconductor, a second semiconductor, and a third semiconductor which have different threshold voltages and are formed to be horizontally connected in series on the gate insulating layer; and an electrode formed at both ends of the first semiconductor and the third semiconductor. The multi-negative differential transconductance device forms a junction of three or more semiconductor materials in one device to have a plurality of peaks and valleys so that the multi-negative differential transconductance device is utilized to implement a multi-valued logic circuit which is capable of representing four or more logical states without significantly increasing an area of the negative differential transconductance device which occupies the chip. Therefore, effects of low power consumption, a reduced size, and high speed of a chip may be achieved.
Public/Granted literature
- US20210111283A1 MULTI-NEGATIVE DIFFERENTIAL TRANSCONDUCTANCE DEVICE AND METHOD OF PRODUCING THE SAME Public/Granted day:2021-04-15
Information query
IPC分类: