Invention Grant
- Patent Title: Barriers and synchronization for machine learning at autonomous machines
-
Application No.: US15495112Application Date: 2017-04-24
-
Publication No.: US11353868B2Publication Date: 2022-06-07
- Inventor: Abhishek R. Appu , Altug Koker , Joydeep Ray , Balaji Vembu , John C. Weast , Mike B. Macpherson , Dukhwan Kim , Linda L. Hurd , Sanjeev Jahagirdar , Vasanth Ranganathan
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Jaffery Watson Mendonsa & Hamilton LLP
- Main IPC: G06N3/08
- IPC: G06N3/08 ; G05D1/00 ; G06F9/52 ; G06N3/063 ; G06N3/04 ; G06F9/46 ; G06T1/20

Abstract:
One or more examples include an apparatus having a hardware barrier logic to detect thread groups relating to machine learning operations and facilitate barrier synchronization of the thread groups across multiple dies representing multiple processors, such that data processing using the threads groups across the multiple processors is synchronized and stall-free.
Public/Granted literature
- US20180307985A1 BARRIERS AND SYNCHRONIZATION FOR MACHINE LEARNING AT AUTONOMOUS MACHINES Public/Granted day:2018-10-25
Information query