Invention Grant
- Patent Title: Memory-side transaction context memory interface systems and methods based on clock cycles and wires
-
Application No.: US17135341Application Date: 2020-12-28
-
Publication No.: US11354246B2Publication Date: 2022-06-07
- Inventor: David Andrew Roberts
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Fletcher Yoder, P.C.
- Main IPC: G06F12/0862
- IPC: G06F12/0862 ; G06F13/16

Abstract:
Techniques for implementing and/or operating an apparatus, which includes a memory system coupled to a processing system via a memory bus. The memory system includes hierarchical memory levels and a memory controller. The memory controller receives a memory access request at least in part by receiving an address parameter indicative of a memory address associated with a data block from the memory bus during a first clock cycle and receiving a context parameter indicative of context information associated with current targeting of the data block from the memory bus during a second clock cycle, instructs the memory system to output the data block to the memory bus based on the memory address indicated in the address parameter, and predictively controls data storage in the hierarchical memory levels based at least in part on the context information indicated in the context parameter of the memory access request.
Public/Granted literature
- US20210117327A1 MEMORY-SIDE TRANSACTION CONTEXT MEMORY INTERFACE SYSTEMS AND METHODS Public/Granted day:2021-04-22
Information query
IPC分类: