Invention Grant
- Patent Title: Magnetoelectric spin orbit logic based full adder
-
Application No.: US16130912Application Date: 2018-09-13
-
Publication No.: US11411172B2Publication Date: 2022-08-09
- Inventor: Huichu Liu , Sasikanth Manipatruni , Daniel Morris , Kaushik Vaidyanathan , Tanay Karnik , Ian Young
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Essential Patents Group, LLP
- Main IPC: G11C11/00
- IPC: G11C11/00 ; H01L43/04 ; H01L43/06 ; G11C11/16 ; G11C11/18 ; H01L43/10

Abstract:
An apparatus is provided which comprises a full adder including magnetoelectric material and spin orbit material. In some embodiments, the adder includes: a 3-bit carry generation structure and a multi-bit sum generation structure coupled to the 3-bit carry generation structure. In some embodiments, the 3-bit carry generation structure includes at least three cells comprising magnetoelectric material and spin orbit material, wherein the 3-bit carry generation structure is to perform a minority logic operation on first, second, and third inputs to generate a carry output. In some embodiments, the multi-bit sum generation structure includes at least four cells comprising magnetoelectric material and spin orbit material, wherein the multi-bit sum generation structure is to perform a minority logic operation on the first, second, and third inputs and the carry output to generate a sum output.
Public/Granted literature
- US20200091414A1 MAGNETOELECTRIC SPIN ORBIT LOGIC BASED FULL ADDER Public/Granted day:2020-03-19
Information query