Invention Grant
- Patent Title: Decoding for a memory device
-
Application No.: US17117953Application Date: 2020-12-10
-
Publication No.: US11423981B2Publication Date: 2022-08-23
- Inventor: Paolo Fantini , Lorenzo Fratin , Fabio Pellizzer
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Holland & Hart LLP
- Main IPC: G11C13/00
- IPC: G11C13/00 ; H01L45/00 ; H01L27/24

Abstract:
Methods, systems, and devices for decoding for a memory device are described. A decoder may include a first vertical n-type transistor and a second vertical n-type transistor that extends in a third direction relative to a die of a memory array. The first vertical n-type transistor may be configured to selectively couple an access line with a source node and the second n-type transistor may be configured to selectively couple the access line with a ground node. To activate the access line coupled with the first and second vertical n-type transistors, the first vertical n-type transistor may be activated, the second vertical n-type transistor may be deactivated, and the source node coupled with the first vertical n-type transistor may have a voltage applied that differs from a ground voltage.
Public/Granted literature
- US20220189548A1 DECODING FOR A MEMORY DEVICE Public/Granted day:2022-06-16
Information query