Invention Grant
- Patent Title: Systems and methods for detecting and mitigating programmable logic device tampering
-
Application No.: US16794003Application Date: 2020-02-18
-
Publication No.: US11436382B2Publication Date: 2022-09-06
- Inventor: Bruce B. Pedersen
- Applicant: Altera Corporation
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Fletcher Yoder, P.C.
- Main IPC: G08B21/00
- IPC: G08B21/00 ; G06F21/86 ; G06F21/76 ; H03K19/17768

Abstract:
Systems and methods are disclosed for preventing tampering of a programmable integrated circuit device. Generally, programmable devices, such as FPGAs, have two stages of operation; a configuration stage and a user mode stage. To prevent tampering and/or reverse engineering of a programmable device, various anti-tampering techniques may be employed during either stage of operation to disable the device and/or erase sensitive information stored on the device once tampering is suspected. One type of tampering involves bombarding the device with a number of false configuration attempts in order to decipher encrypted data. By utilizing a dirty bit and a sticky error counter, the device can keep track of the number of failed configuration attempts that have occurred and initiate anti-tampering operations when tampering is suspected while the device is still in the configuration stage of operation.
Public/Granted literature
- US20200184118A1 SYSTEMS AND METHODS FOR DETECTING AND MITIGATING PROGRAMMABLE LOGIC DEVICE TAMPERING Public/Granted day:2020-06-11
Information query