- Patent Title: Field-effect transistors (FET) circuits employing topside and backside contacts for topside and backside routing of FET power and logic signals, and related complementary metal oxide semiconductor (CMOS) circuits
-
Application No.: US17025211Application Date: 2020-09-18
-
Publication No.: US11437379B2Publication Date: 2022-09-06
- Inventor: Stanley Seungchul Song , Deepak Sharma , Bharani Chava , Hyeokjin Lim , Peijie Feng , Seung Hyuk Kang , Jonghae Kim , Periannan Chidambaram , Kern Rim , Giridhar Nallapati , Venugopal Boynapalli , Foua Vang
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Qualcomm Incorporated
- Main IPC: H01L21/336
- IPC: H01L21/336 ; H01L29/66 ; H01L27/095 ; H01L23/528 ; H01L29/78 ; H03K19/0185

Abstract:
Field-effect transistor (FET) circuits employing topside and backside contacts for topside and backside routing of FET power and logic signals. A FET circuit is provided that includes a FET that includes a conduction channel, a source, a drain, and a gate. The FET circuit also includes a topside metal contact electrically coupled with at least one of the source, drain, and gate of the FET. The FET circuit also includes a backside metal contact electrically coupled with at least one of the source, drain, and gate of the FET. The FET circuit also includes topside and backside metal lines electrically coupled to the respective topside and backside metal contacts to provide power and signal routing to the FET. A complementary metal oxide semiconductor (CMOS) circuit is also provided that includes a PFET and NFET that each includes a topside and backside contact for power and signal routing.
Public/Granted literature
Information query
IPC分类: