Invention Grant
- Patent Title: Highspeed/low power symbol compare
-
Application No.: US16687492Application Date: 2019-11-18
-
Publication No.: US11481569B2Publication Date: 2022-10-25
- Inventor: Ryan S. Haraden , Shankar S. Narayan
- Applicant: Microsoft Technology Licensing, LLC
- Applicant Address: US WA Redmond
- Assignee: Microsoft Technology Licensing, LLC
- Current Assignee: Microsoft Technology Licensing, LLC
- Current Assignee Address: US WA Redmond
- Agency: Alleman Hall Creasman & Tuttle LLP
- Main IPC: G06K9/62
- IPC: G06K9/62 ; G06F15/82 ; G06F15/76 ; H04N1/00 ; G06N20/00 ; H03K5/22 ; H03K19/20

Abstract:
An integrated circuit includes a pipeline of compare logic stages. The pipeline, at successive pipeline stages, determines whether each of a set of input symbols meets a corresponding programmable criteria. The compare logic stages each compare the set of input symbols to a respective programmable value. The compare logic stages also each provide, to a respective successive compare logic stage, a corresponding plurality of indicators of whether respective ones of the set of input symbols met the corresponding programmable criteria for that compare logic stage. The corresponding programmable criteria are configurable to be based at least in part on the corresponding plurality of indicators from a respective previous compare logic stage.
Public/Granted literature
- US20200091916A1 HIGHSPEED/LOW POWER SYMBOL COMPARE Public/Granted day:2020-03-19
Information query