Invention Grant
- Patent Title: Extended JTAG controller and method for functional reset using the extended JTAG controller
-
Application No.: US17269005Application Date: 2018-08-22
-
Publication No.: US11493553B2Publication Date: 2022-11-08
- Inventor: Uwe Porst
- Applicant: COMMSOLID GMBH
- Applicant Address: DE Dresden
- Assignee: COMMSOLID GMBH
- Current Assignee: COMMSOLID GMBH
- Current Assignee Address: DE Dresden
- Agency: Heslin Rothenberg Farley & Mesiti P.C.
- Agent Kevin P. Radigan, Esq.
- International Application: PCT/EP2018/072633 WO 20180822
- International Announcement: WO2020/038570 WO 20200227
- Main IPC: G01R31/3185
- IPC: G01R31/3185 ; G01R31/317 ; G01R31/319

Abstract:
An extended joint test action group based controller and a method of use allows easier testing of integrated circuits by reducing the power dissipation of an IC. The extended joint test action group (JTAG) controller tests internal storage elements that form digital units in an integrated circuit (IC) use a design for testing scan infrastructure on the IC, wherein the JTAG controller is extended by an overall reset generator for all digital units of the IC, and a finite state machine controls the overall reset generator. In reset mode the JTAG controller stops the at least one clock module in supplying the digital units that should be reset. It then sets all scan chains in test mode and switches the input multiplexers into reset mode; and then controls the number of shift clock cycles for shifting in the reset value to the flip-flops in the scan chain, respectively.
Public/Granted literature
- US20210325461A1 EXTENDED JTAG CONTROLLER AND METHOD FOR FUNCTIONAL RESET USING THE EXTENDED JTAG CONTROLLER Public/Granted day:2021-10-21
Information query
IPC分类: