Invention Grant
- Patent Title: Scalable integrated circuit with synaptic electronics and CMOS integrated memristors
-
Application No.: US16447210Application Date: 2019-06-20
-
Publication No.: US11501143B2Publication Date: 2022-11-15
- Inventor: Jose Cruz-Albrecht , Timothy Derosier , Narayan Srinivasa
- Applicant: HRL Laboratories, LLC
- Applicant Address: US CA Malibu
- Assignee: HRL Laboratories, LLC
- Current Assignee: HRL Laboratories, LLC
- Current Assignee Address: US CA Malibu
- Agency: Ladas & Parry, LLP
- Main IPC: G06N3/063
- IPC: G06N3/063 ; G06N3/04 ; G06N3/08

Abstract:
A reconfigurable neural circuit includes an array of processing nodes. Each processing node includes a single physical neuron circuit having only one input and an output, a single physical synapse circuit having a presynaptic input, and a single physical output coupled to the input of the neuron circuit, a weight memory for storing N synaptic conductance value or weights having an output coupled to the single physical synapse circuit, a single physical spike timing dependent plasticity (STDP) circuit having an output coupled to the weight memory, a first input coupled to the output of the neuron circuit, and a second input coupled to the presynaptic input, and interconnect circuitry connected to the presynaptic input and connected to the output of the single physical neuron circuit. The synapse circuit and the STDP circuit are each time multiplexed circuits. The interconnect circuitry in each respective processing node is coupled to the interconnect circuitry in each other processing node.
Public/Granted literature
- US20220121911A9 Scalable Integrated Circuit with Synaptic Electronics and CMOS integrated Memristors Public/Granted day:2022-04-21
Information query