- Patent Title: Process for making multi-gate transistors and resulting structures
-
Application No.: US17107558Application Date: 2020-11-30
-
Publication No.: US11532485B2Publication Date: 2022-12-20
- Inventor: Su-Hao Liu , Tsan-Chun Wang , Liang-Yin Chen , Jing-Huei Huang , Lun-Kuang Tan , Huicheng Chang
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Slater Matsil, LLP
- Main IPC: H01L21/31
- IPC: H01L21/31 ; H01L21/3115 ; H01L27/092 ; H01L29/78 ; H01L21/8238 ; H01L21/311 ; H01L29/66 ; H01L21/8234 ; H01L27/088

Abstract:
In a gate last metal gate process for forming a transistor, a dielectric layer is formed over an intermediate transistor structure, the intermediate structure including a dummy gate electrode, typically formed of polysilicon. Various processes, such as patterning the polysilicon, planarizing top layers of the structure, and the like can remove top portions of the dielectric layer, which can result in decreased control of gate height when a metal gate is formed in place of the dummy gate electrode, decreased control of fin height for finFETs, and the like. Increasing the resistance of the dielectric layer to attack from these processes, such as by implanting silicon or the like into the dielectric layer before such other processes are performed, results in less removal of the top surface, and hence improved control of the resulting structure dimensions and performance.
Public/Granted literature
- US20210111035A1 Process for Making Multi-Gate Transistors and Resulting Structures Public/Granted day:2021-04-15
Information query
IPC分类: