- Patent Title: Packaging method, panel assembly, wafer package and chip package
-
Application No.: US16703887Application Date: 2019-12-05
-
Publication No.: US11538695B2Publication Date: 2022-12-27
- Inventor: Jimmy Chew
- Applicant: PEP INNOVATION PTE. LTD.
- Applicant Address: SG Singapore
- Assignee: PEP INNOVATION PTE. LTD.
- Current Assignee: PEP INNOVATION PTE. LTD.
- Current Assignee Address: SG Singapore
- Agency: Javalon Law, PC
- Priority: SG10201902686R 20190326,SG10201903126W 20190408,CN201910390416.1 20190510,SG10201905866P 20190625,SG10201908063W 20190902,CN201910915139.1 20190926
- Main IPC: H01L21/56
- IPC: H01L21/56 ; H01L21/02 ; H01L21/78 ; H01L23/31 ; H01L23/528 ; H01L23/00

Abstract:
The embodiments of the present disclosure relate to a packaging method, a panel assembly, a wafer package and a chip package. The semiconductor device packaging method includes: providing at least one wafer including a first surface and a second surface opposite to each other and a side surface connecting the first surface and the second surface, the first surface being an active surface; forming a connection portion on the side surface of the at least one wafer around the wafer, the wafer and the connection portion forming a panel assembly, the connection portion includes a third surface on the same side of the first surface of the wafer and a fourth surface on the same side as the second surface of the wafer, the third surface and the first surface forming a to-be-processed surface of the panel assembly; and forming a first dielectric layer on the first surface of the wafer. The packaging method of the embodiments of the present disclosure may improve packaging efficiency and utilization of a wafer.
Public/Granted literature
- US20200312676A1 PACKAGING METHOD, PANEL ASSEMBLY, WAFER PACKAGE AND CHIP PACKAGE Public/Granted day:2020-10-01
Information query
IPC分类: