Invention Grant
- Patent Title: Multiple data channel memory module architecture
-
Application No.: US17191542Application Date: 2021-03-03
-
Publication No.: US11550719B2Publication Date: 2023-01-10
- Inventor: Tony M. Brewer , J. Michael Andrewartha , William D. O'Leary , Michael K. Dugan
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: MICRON TECHNOLOGY, INC.
- Current Assignee: MICRON TECHNOLOGY, INC.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F12/0811 ; G06F12/06 ; G06F12/04 ; G11C7/10

Abstract:
According to one example of the present disclosure, a system includes a computing element configured to provide requests for memory access operations and a memory module comprising a plurality of memories, a plurality of independent data channels, each of the independent data channels coupled to one of the plurality of memories, a plurality of internal address/control channels, each of the independent address/control channels coupled to one of the plurality of memories, and control logic coupled to the plurality of internal address/control channels and configured to receive and decode address and control information for a memory access operation, the control logic further configured to selectively provide the decoded address and control information to a selected internal address/control channel for a selected independent data channel of the plurality of independent data channels based on the received address and control information for the memory access operation.
Public/Granted literature
- US20210182195A1 MULTIPLE DATA CHANNEL MEMORY MODULE ARCHITECTURE Public/Granted day:2021-06-17
Information query