Invention Grant
- Patent Title: Enhanced channel strain to reduce contact resistance in NMOS FET devices
-
Application No.: US17170601Application Date: 2021-02-08
-
Publication No.: US11574907B2Publication Date: 2023-02-07
- Inventor: Yu-Chang Lin , Chun-Feng Nieh , Huicheng Chang , Hou-Yu Chen , Yong-Yan Lu
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: McDermott Will & Emery LLP
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L29/78 ; H01L29/66 ; H01L27/12 ; H01L29/49 ; H01L29/165 ; H01L21/265 ; H01L21/8234 ; H01L21/8238 ; H01L21/02 ; H01L21/84

Abstract:
A semiconductor device includes a substrate, a fin structure and an isolation layer formed on the substrate and adjacent to the fin structure. The semiconductor device includes a gate structure formed on at least a portion of the fin structure and the isolation layer. The semiconductor device includes an epitaxial layer including a strained material that provides stress to a channel region of the fin structure. The epitaxial layer has a first region and a second region, in which the first region has a first doping concentration of a first doping agent and the second region has a second doping concentration of a second doping agent. The first doping concentration is greater than the second doping concentration. The epitaxial layer is doped by ion implantation using phosphorous dimer.
Public/Granted literature
- US20210159226A1 ENHANCED CHANNEL STRAIN TO REDUCE CONTACT RESISTANCE IN NMOS FET DEVICES Public/Granted day:2021-05-27
Information query
IPC分类: