Invention Grant
- Patent Title: Apparatus and methods for testing semiconductor devices
-
Application No.: US16872542Application Date: 2020-05-12
-
Publication No.: US11594435B2Publication Date: 2023-02-28
- Inventor: Christian O. Cojocneanu , Lucian Scurtu
- Applicant: Testmetrix, Inc.
- Applicant Address: US CA Milpitas
- Assignee: Testmetrix, Inc.
- Current Assignee: Testmetrix, Inc.
- Current Assignee Address: US CA Milpitas
- Agency: Owens Law Firm, PC
- Main IPC: G01R31/00
- IPC: G01R31/00 ; H01L21/67 ; H01L21/66 ; G01R31/26 ; H01L21/677 ; H01L21/68 ; G01R31/28

Abstract:
The invention is a cost effective multisite parallel wafer tester that has an array of stationary wafer test sites; a single mobile wafer handling and alignment carriage that holds a wafer handling robot, a wafer rotation pre-alignment assembly, a wafer alignment assembly, a wafer front opening unified pod (FOUP), and a wafer camera assembly; and a robot that moves the wafer handling and alignment carriage to and from each test site. Each test site contains a wafer probe card assembly and a floating chuck. In use, wafers are loaded from a front opening FOUP into a wafer buffer FOUP from which wafers are retrieved by the wafer handling and alignment assembly. The robot positions the wafer handling and alignment carriage and the associated wafer handling robot, the wafer rotation pre-alignment assembly, the wafer alignment assembly, the wafer FOUP, and the wafer camera assembly in front of and inside a given test site and aligns the wafer to be tested with the probe card inside the test site using the floating chuck.
Public/Granted literature
- US20200273733A1 Apparatus and Methods for Testing Semiconductor Devices Public/Granted day:2020-08-27
Information query