Invention Grant
- Patent Title: Frequency doubler with duty cycle correction
-
Application No.: US17362509Application Date: 2021-06-29
-
Publication No.: US11595028B2Publication Date: 2023-02-28
- Inventor: Masoud Moslehi Bajestan , Marco Zanuso , Razak Hossain , Hasnain Lakdawala
- Applicant: Qualcomm Incorporated
- Applicant Address: US CA San Diego
- Assignee: Qualcomm Incorporated
- Current Assignee: Qualcomm Incorporated
- Current Assignee Address: US CA San Diego
- Agency: QUALCOMM Incorporated
- Agent Colby Nipper
- Main IPC: H03K3/017
- IPC: H03K3/017 ; H03L7/093 ; H01Q1/24

Abstract:
An apparatus can implement a frequency doubler with duty cycle correction in conjunction with, for instance, a phase-locked loop (PLL) to decrease phase noise. In an example aspect, an apparatus has a frequency doubler including a signal combiner, a first signal pathway, and a second signal pathway. The frequency doubler also includes a doubler input node and a doubler output node. The signal combiner is coupled to the doubler output node. The first signal pathway is coupled between the doubler input node and the signal combiner and includes a first adjustable delay cell. The second signal pathway is also coupled between the doubler input node and the signal combiner and includes a second adjustable delay cell.
Public/Granted literature
- US20210409007A1 Frequency Doubler with Duty Cycle Correction Public/Granted day:2021-12-30
Information query
IPC分类: