Invention Grant
- Patent Title: Efficient storage of error correcting code information
-
Application No.: US17051304Application Date: 2019-04-29
-
Publication No.: US11609816B2Publication Date: 2023-03-21
- Inventor: Amit Kedia , Kartik Dayalal Kariya , Sreeja Menon , Steven C. Woo
- Applicant: Rambus Inc.
- Applicant Address: US CA San Jose
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA San Jose
- Agency: The Neudeck Law Firm, LLC
- International Application: PCT/US2019/029591 WO 20190429
- International Announcement: WO2019/217118 WO 20191114
- Main IPC: G06F11/10
- IPC: G06F11/10 ; G06F11/00 ; G06F13/00 ; G06F13/40

Abstract:
Multiple independent point-to-point memory channels are operated, by at least one controller, in parallel to form a wider memory channel. The memory components on these point-to-point channels include the ability to connect to multiple (e.g., 2) instances of these independent memory channels. The controller operates multiple instances of the wider channels with the memory components configured in a clamshell mode. A single memory component is also operated in clamshell mode to provide error correction code information, independently of the other wider channels, to multiple instances of the wider memory channel.
Public/Granted literature
- US20210240566A1 EFFICIENT STORAGE OF ERROR CORRECTING CODE INFORMATION Public/Granted day:2021-08-05
Information query