Invention Grant
- Patent Title: Multi-wafer capping layer for metal arcing protection
-
Application No.: US17038198Application Date: 2020-09-30
-
Publication No.: US11610812B2Publication Date: 2023-03-21
- Inventor: Chih-Hui Huang , Cheng-Hsien Chou , Cheng-Yuan Tsai , Kuo-Ming Wu , Sheng-Chan Li
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Eschweiler & Potashnik, LLC
- Main IPC: H01L21/00
- IPC: H01L21/00 ; H01L21/768 ; H01L25/00 ; H01L23/528 ; H01L23/48 ; H01L23/522 ; H01L23/00 ; H01L25/065

Abstract:
The present disclosure, in some embodiments, relates to a method of forming an integrated chip structure. The method may be performed by forming a plurality of interconnect layers within a first interconnect structure disposed over an upper surface of a first semiconductor substrate. An edge trimming process is performed to remove parts of the first interconnect structure and the first semiconductor substrate along a perimeter of the first semiconductor substrate. The edge trimming process results in the first semiconductor substrate having a recessed surface coupled to the upper surface by way of an interior sidewall disposed directly over the first semiconductor substrate. A dielectric capping structure is formed onto a sidewall of the first interconnect structure after performing the edge trimming process.
Public/Granted literature
- US20210134663A1 MULTI-WAFER CAPPING LAYER FOR METAL ARCING PROTECTION Public/Granted day:2021-05-06
Information query
IPC分类: