Invention Grant
- Patent Title: Multi-capture at-speed scan test based on a slow clock signal
-
Application No.: US17311868Application Date: 2020-01-28
-
Publication No.: US11614487B2Publication Date: 2023-03-28
- Inventor: Jean-Francois Cote
- Applicant: Siemens Industry Software Inc.
- Applicant Address: US TX Plano
- Assignee: Siemens Industry Software Inc.
- Current Assignee: Siemens Industry Software Inc.
- Current Assignee Address: US TX Plano
- International Application: PCT/US2020/015285 WO 20200128
- International Announcement: WO2020/159900 WO 20200806
- Main IPC: G01R31/3185
- IPC: G01R31/3185

Abstract:
A circuit comprises a plurality of clock control devices. Each of the clock control devices is configured to generate a scan test clock signal for a particular clock domain in the circuit and comprises circuitry configured to select clock pulses of a fast clock signal as scan capture clock pulses for the particular clock domain based on a particular clock pulse of a slow clock signal and a scan enable signal. The order and spacing between the groups of the scan capture clock pulses for different clock domains correspond to the order and spacing of the clock pulses of the slow clock signal.
Public/Granted literature
- US20220018902A1 MULTI-CAPTURE AT-SPEED SCAN TEST BASED ON A SLOW CLOCK SIGNAL Public/Granted day:2022-01-20
Information query
IPC分类: