- Patent Title: Processing of ethernet packets at a programmable integrated circuit
-
Application No.: US17729336Application Date: 2022-04-26
-
Publication No.: US11615051B2Publication Date: 2023-03-28
- Inventor: Kent Orthner , Travis Johnson , Quinn Jacobson , Sarma Jonnavithula
- Applicant: Achronix Semiconductor Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Achronix Semiconductor Corporation
- Current Assignee: Achronix Semiconductor Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G06F15/78
- IPC: G06F15/78 ; H04W88/08 ; H04L47/41 ; H04L47/30 ; H04L47/722 ; H04L49/351

Abstract:
Methods, systems, and computer programs are presented for processing Ethernet packets at a Field Programmable Gate Array (FPGA). One programmable integrated circuit includes: an internal network on chip (iNOC) comprising rows and columns; clusters, coupled to the iNOC, comprising a network access point (NAP) and programmable logic; and an Ethernet controller coupled to the iNOC. When the controller operates in packet mode, each complete inbound Ethernet packet is sent from the controller to one of the NAPs via the iNOC, where two or more NAPs are configurable to receive the complete inbound Ethernet packets from the controller. The controller is configurable to operate in quad segment interface (QSI) mode where each complete inbound Ethernet packet is broken into segments, which are sent from the controller to different NAPs via the iNOC, where two or more NAPs are configurable to receive the complete inbound Ethernet packets from the controller.
Public/Granted literature
- US20220253401A1 PROCESSING OF ETHERNET PACKETS AT A PROGRAMMABLE INTEGRATED CIRCUIT Public/Granted day:2022-08-11
Information query