Invention Grant
- Patent Title: Logic simulation of circuit designs using on-the-fly bit reduction for constraint solving
-
Application No.: US17023153Application Date: 2020-09-16
-
Publication No.: US11615225B2Publication Date: 2023-03-28
- Inventor: In-Ho Moon
- Applicant: Synopsys, Inc.
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Fenwick & West LLP
- Main IPC: G06F7/72
- IPC: G06F7/72 ; G06F7/44 ; G06F30/367 ; G06F30/327 ; G06F9/451

Abstract:
A system performs logic simulation of a circuit design specified using a hardware description language such as Verilog. The system performs constraint solving based on an expression specified in the specification of the circuit design. The system identifies required bits for each variable in the expression. The number of required bits is less than the number of bits specified in the variable declaration. The system performs bit-level constraint solving by performing a bit operation on the set of required bits and a simplified processing of the remaining bits of the variable. Since the original circuit design is preserved with the original bit-widths for simulation, those required bits are used on the fly internally during constraint solving. Furthermore, dynamic bit reductions on arithmetic operations are performed on the fly. The system improves computational efficiency by restricting bit operations to fewer bits of variables and operators of the expression.
Public/Granted literature
- US20210089695A1 LOGIC SIMULATION OF CIRCUIT DESIGNS USING ON-THE-FLY BIT REDUCTION FOR CONSTRAINT SOLVING Public/Granted day:2021-03-25
Information query