- Patent Title: Transistor device with variously conformal gate dielectric layers
-
Application No.: US16363632Application Date: 2019-03-25
-
Publication No.: US11616130B2Publication Date: 2023-03-28
- Inventor: Seung Hoon Sung , Jack Kavalieros , Ian Young , Matthew Metz , Uygar Avci , Devin Merrill , Ashish Verma Penumatcha , Chia-Ching Lin , Owen Loh
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Essential Patents Group, LLP
- Main IPC: H01L29/49
- IPC: H01L29/49 ; H01L29/51 ; H01L29/78 ; H01L29/66 ; H01L21/28

Abstract:
Techniques and mechanisms to provide electrical insulation between a gate and a channel region of a non-planar circuit device. In an embodiment, the gate structure, and insulation spacers at opposite respective sides of the gate structure, each extend over a semiconductor fin structure. In a region between the insulation spacers, a first dielectric layer extends conformally over the fin, and a second dielectric layer adjoins and extends conformally over the first dielectric layer. A third dielectric layer, adjoining the second dielectric layer and the insulation spacers, extends under the gate structure. Of the first, second and third dielectric layers, the third dielectric layer is conformal to respective sidewalls of the insulation spacers. In another embodiment, the second dielectric layer is of dielectric constant which is greater than that of the first dielectric layer, and equal to or less than that of the third dielectric layer.
Public/Granted literature
- US20200312976A1 TRANSISTOR DEVICE WITH VARIOUSLY CONFORMAL GATE DIELECTRIC LAYERS Public/Granted day:2020-10-01
Information query
IPC分类: