Invention Grant
- Patent Title: Structures and methods for reducing thermal expansion mismatch during integrated circuit packaging
-
Application No.: US17363717Application Date: 2021-06-30
-
Publication No.: US11621235B2Publication Date: 2023-04-04
- Inventor: Kuen-Shian Chen , Chien-Li Kuo
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Applicant Address: TW Hsin-Chu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsin-Chu
- Agency: Duane Morris LLP
- Main IPC: H01L23/58
- IPC: H01L23/58 ; H01L23/532 ; H01L23/522 ; H01L23/00 ; H01L21/768 ; H01L23/528 ; H01L23/31

Abstract:
Structures and methods for reducing thermal expansion mismatch during chip scale packaging are disclosed. In one example, a semiconductor structure is disclosed. The semiconductor structure includes a first metal layer over a substrate, a dielectric region, and a polymer region. The first metal layer comprises a first device metal structure. The dielectric region is formed over the first metal layer. The polymer region is formed over the dielectric region. The dielectric region comprises a plurality of metal layers and an inter-metal dielectric layer comprising dielectric material between each pair of two adjacent metal layers in the plurality of metal layers. Each of the plurality of metal layers comprises a dummy metal structure over the first device metal structure. The dummy metal structures in each pair of two adjacent metal layers in the plurality of metal layers shield respectively two non-overlapping portions of the first device metal structure from a top view of the semiconductor structure.
Public/Granted literature
- US20210327828A1 STRUCTURES AND METHODS FOR REDUCING THERMAL EXPANSION MISMATCH DURING INTEGRATED CIRCUIT PACKAGING Public/Granted day:2021-10-21
Information query
IPC分类: