Invention Grant
- Patent Title: Lateral transistors for selecting blocks in a three-dimensional memory array and methods for forming the same
-
Application No.: US17176829Application Date: 2021-02-16
-
Publication No.: US11626415B2Publication Date: 2023-04-11
- Inventor: Shogo Tomita , Shinsuke Yada
- Applicant: SANDISK TECHNOLOGIES LLC
- Applicant Address: US TX Addison
- Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee Address: US TX Addison
- Agency: The Marbury Law Group PLLC
- Main IPC: H01L27/1157
- IPC: H01L27/1157 ; H01L23/522 ; H01L27/11582 ; H01L27/11524 ; H01L27/11556 ; H01L23/528

Abstract:
A three-dimensional memory device includes an alternating stack of insulating layers and electrically conductive layers, memory opening fill structures including a respective vertical semiconductor channel and a respective vertical stack of memory elements extending through the alternating stack in a memory array region, via contact structures contacting the stepped surfaces of the electrically conductive layers at each step in a staircase region, and a vertical stack of access transistors located between the staircase region and the memory array region.
Public/Granted literature
Information query
IPC分类: